2.4 **BOOLEAN** LOGIC **TOPIC WISE EXAM QUESTIONS** **ANSWERS** (a) #### 2023 NOT B 1 mark each, max 2 if not fully correct circuit. AND gate with A / C as one direct input... ...Second AND gate with other (unused) A / C must have one input. All gates must have one output. as direct input and output of previous stage as other input Correct system will always have NOT B and two other AND gates correctly joined. Fully correct circuit is any of : Q = (A AND NOT B) AND C Accept alternative systems that produce the correct Q = A AND (NOT B AND C) output. Q = (A AND C) AND NOT B Accept (BOD) three input AND gate for BP2 and BP3 See examples below: if used correctly. OK if inputs/outputs not joined up to A/B/C/Q as long as intention clear. If lines cross on diagram, give BOD. If (A AND C) AND NOT B drawn, allow NOT B as first input for BP3. Q = (A AND NOT B) AND C A AND (NOT B AND C) (A AND C) AND NOT B (b) 1 mark each Allow A OR B // B OR A for logic gate 1 (AO2 Allow A AND B // B AND A for logic gate 2 Logic gate 1: OR 1a) Logic gate 2: AND If logic statement provided with multiple gates (e.g. A OR B AND C) this is incorrect. Allow use of symbols (e.g. V, + for OR, $\Lambda$ , for AND) Allow correct drawing of logic gates. (AO3 2a) Shapes of logic gates must be correct. NOT gate AND gates must have two different inputs, NOT gate must include circle for inversion. No other gates should include circle. # **GCS**T ### 2022 | 2 | (a) | (i) | A OR B NOT C AND gate | 3<br>(AO2 1b) | mark per gate. Correct symbols must be used. NOT gate must have circle for inversion, OR and AND must not have a circle. | |---|-----|-------|---------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | Mark the <b>shape</b> of each gate, not the name written if given. Ignore any writing / notes. Lines do not have to be drawn or joined up, but if they are, gates must have the <b>correct number of inputs/outputs</b> . Penalise once then FT. | | 2 | (a) | (ii) | To show all possible inputs (to the logic circuit) and the associated/dependent output (for each input) | 2<br>(AO1 1b) | For 2 <sup>nd</sup> BP, must be clear that the output is linked to the input values given. "All possible combinations of inputs and outputs" gains the first mark (all possible inputs) but not the second. "The output <b>for</b> each possible input" gains both marks | | 2 | (a) | (iii) | 8 // eight | 1<br>(AO2 1a) | Accept other answers that equate to 8 (e.g. 2 <sup>3</sup> ) | # **SAMPLE** | 1 | a | A | В | P | | (AO1 1b) | 1 mark for each correct answer in table 'True' or 'T' are also credit worthy. | |---|---|---|----------|---|--|---------------|--------------------------------------------------------------------------------| | | | | | 1 | | | - | | | b | A | | | | 1<br>(AO1 1b) | Correct Answer Only | | | | В | <u> </u> | | | | | # **GCS**T | 4 | f | | mark per bullet point B AND C OR gate with two inputs, one of which is A correct connection of these two gates with no additional gates / connections | 3<br>AO1<br>1b(3) | Shape must be accurate B C | | | | | |---|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------|-------------|-----------|-------------|--| | 4 | f | • | mark per bullet point Correct completion of A and B inputs as 1 1 0 output for 01 input 0 output for 10 input 0 output for 11 input | 4<br>AO1<br>1b(1)<br>AO2<br>1b(3) | CAO | A 0 0 1 1 1 | B 0 1 0 1 | P 1 0 0 0 0 | | ## 2019 | 5 | (e) | 1 ma | k per missing bit | | | | 4<br>AO2 1b (4) | Accept T / True | |---|-----|------|-------------------|---|---|--|-----------------|-----------------| | | | | A | В | Q | | 1.02 10 (1) | | | | | | 0 | 0 | 0 | | | | | | | | 0 | 1 | 1 | | | | | | | | 1 | 0 | 1 | | | | | | | | 1 | 1 | 1 | | | | | | | | | | | | | | # **GCS**T #### 2018 | 3 | (a) | (ii) | | | | | | 1 mark per row | |---|-----|------|----------------------------------|----------------|---------------|--|--|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | A | В | Q | | | | | | | | 0 | 0 | 1 | | | | | | | | 0 | 1 | 1 | | | | | | | | 1 | 0 | 1 | | | | | | | | 1 | 1 | 0 | | | | | 3 | (b) | | <ul> <li>Logic syster</li> </ul> | h two inputs / | / NOT gate on | | | First mark can be awarded if candidate has either a NOT gate from B, or an OR gate with two inputs anywhere in their answer. Second mark is only awarded of the logic system as shown is given with no other additional gates. Correct logic diagrams needed for OR and NOT, including circle on NOT. Use professional judgement. Ignore labelling. No need to label Q output. | # If you found this useful, drop a follow to help me out! **THANK YOU!** GGST